2023-02-22 08:42:41 +00:00
|
|
|
module complex_fifo #(
|
|
|
|
parameter ADDR_WIDTH = 10,
|
|
|
|
parameter DATA_WIDTH = 16
|
|
|
|
)
|
2023-05-30 11:33:08 +00:00
|
|
|
(
|
|
|
|
input wire wr_rst_b_i,
|
|
|
|
input wire wr_clk_i,
|
|
|
|
input wire wr_en_i,
|
|
|
|
input wire [2*DATA_WIDTH-1:0] wr_data_i,
|
2023-02-14 15:39:24 +00:00
|
|
|
|
2023-05-30 11:33:08 +00:00
|
|
|
input wire rd_rst_b_i,
|
|
|
|
input wire rd_clk_i,
|
|
|
|
input wire rd_en_i,
|
|
|
|
output reg [2*DATA_WIDTH-1:0] rd_data_o,
|
2023-02-14 15:39:24 +00:00
|
|
|
|
2023-05-30 11:33:08 +00:00
|
|
|
output reg full_o,
|
|
|
|
output reg empty_o,
|
|
|
|
);
|
2023-02-14 15:39:24 +00:00
|
|
|
|
|
|
|
reg [ADDR_WIDTH-1:0] wr_addr;
|
|
|
|
reg [ADDR_WIDTH-1:0] wr_addr_gray;
|
|
|
|
reg [ADDR_WIDTH-1:0] wr_addr_gray_rd;
|
|
|
|
reg [ADDR_WIDTH-1:0] wr_addr_gray_rd_r;
|
|
|
|
reg [ADDR_WIDTH-1:0] rd_addr;
|
|
|
|
reg [ADDR_WIDTH-1:0] rd_addr_gray;
|
|
|
|
reg [ADDR_WIDTH-1:0] rd_addr_gray_wr;
|
|
|
|
reg [ADDR_WIDTH-1:0] rd_addr_gray_wr_r;
|
|
|
|
|
2024-04-09 10:15:15 +00:00
|
|
|
// Initial conditions
|
|
|
|
initial begin
|
|
|
|
wr_addr <= 0;
|
|
|
|
wr_addr_gray <= 0;
|
|
|
|
full_o <= 0;
|
|
|
|
rd_addr <= 0;
|
|
|
|
rd_addr_gray <= 0;
|
|
|
|
empty_o <= 1'b1;
|
|
|
|
end
|
2023-02-14 15:39:24 +00:00
|
|
|
|
|
|
|
function [ADDR_WIDTH-1:0] gray_conv;
|
2023-05-30 11:33:08 +00:00
|
|
|
input [ADDR_WIDTH-1:0] in;
|
|
|
|
begin
|
|
|
|
gray_conv = {in[ADDR_WIDTH-1], in[ADDR_WIDTH-2:0] ^ in[ADDR_WIDTH-1:1]};
|
|
|
|
end
|
2023-02-14 15:39:24 +00:00
|
|
|
endfunction
|
|
|
|
|
2024-04-09 10:15:15 +00:00
|
|
|
always @(posedge wr_clk_i/* or negedge wr_rst_b_i*/) begin
|
2023-02-14 15:39:24 +00:00
|
|
|
if (wr_rst_b_i == 1'b0) begin
|
|
|
|
wr_addr <= 0;
|
|
|
|
wr_addr_gray <= 0;
|
|
|
|
end else if (wr_en_i) begin
|
|
|
|
wr_addr <= wr_addr + 1'b1;
|
|
|
|
wr_addr_gray <= gray_conv(wr_addr + 1'b1);
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
// synchronize read address to write clock domain
|
|
|
|
always @(posedge wr_clk_i) begin
|
|
|
|
rd_addr_gray_wr <= rd_addr_gray;
|
|
|
|
rd_addr_gray_wr_r <= rd_addr_gray_wr;
|
|
|
|
end
|
|
|
|
|
2024-04-09 10:15:15 +00:00
|
|
|
always @(posedge wr_clk_i/* or negedge wr_rst_b_i*/) begin
|
2023-05-30 11:33:08 +00:00
|
|
|
if (wr_rst_b_i == 1'b0) begin
|
2023-02-14 15:39:24 +00:00
|
|
|
full_o <= 0;
|
2023-05-30 11:33:08 +00:00
|
|
|
end else if (wr_en_i) begin
|
2023-02-14 15:39:24 +00:00
|
|
|
full_o <= gray_conv(wr_addr + 2) == rd_addr_gray_wr_r;
|
2023-05-30 11:33:08 +00:00
|
|
|
end else begin
|
2023-02-14 15:39:24 +00:00
|
|
|
full_o <= full_o & (gray_conv(wr_addr + 1'b1) == rd_addr_gray_wr_r);
|
2023-05-30 11:33:08 +00:00
|
|
|
end
|
|
|
|
end
|
2023-02-14 15:39:24 +00:00
|
|
|
|
2024-04-09 10:15:15 +00:00
|
|
|
always @(posedge rd_clk_i/* or negedge rd_rst_b_i*/) begin
|
2023-02-14 15:39:24 +00:00
|
|
|
if (rd_rst_b_i == 1'b0) begin
|
|
|
|
rd_addr <= 0;
|
|
|
|
rd_addr_gray <= 0;
|
|
|
|
end else if (rd_en_i) begin
|
|
|
|
rd_addr <= rd_addr + 1'b1;
|
|
|
|
rd_addr_gray <= gray_conv(rd_addr + 1'b1);
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
// synchronize write address to read clock domain
|
|
|
|
always @(posedge rd_clk_i) begin
|
|
|
|
wr_addr_gray_rd <= wr_addr_gray;
|
|
|
|
wr_addr_gray_rd_r <= wr_addr_gray_rd;
|
|
|
|
end
|
|
|
|
|
2024-04-09 10:15:15 +00:00
|
|
|
always @(posedge rd_clk_i/* or negedge rd_rst_b_i*/) begin
|
2023-05-30 11:33:08 +00:00
|
|
|
if (rd_rst_b_i == 1'b0) begin
|
2023-02-14 15:39:24 +00:00
|
|
|
empty_o <= 1'b1;
|
2023-05-30 11:33:08 +00:00
|
|
|
end else if (rd_en_i) begin
|
2023-02-14 15:39:24 +00:00
|
|
|
empty_o <= gray_conv(rd_addr + 1) == wr_addr_gray_rd_r;
|
2023-05-30 11:33:08 +00:00
|
|
|
end else begin
|
2023-02-14 15:39:24 +00:00
|
|
|
empty_o <= empty_o & (gray_conv(rd_addr) == wr_addr_gray_rd_r);
|
2023-05-30 11:33:08 +00:00
|
|
|
end
|
|
|
|
end
|
2023-02-14 15:39:24 +00:00
|
|
|
|
|
|
|
always @(posedge rd_clk_i) begin
|
|
|
|
if (rd_en_i) begin
|
2024-04-09 10:15:15 +00:00
|
|
|
rd_data_o[15:0] <= mem_q[rd_addr][15:0];
|
|
|
|
rd_data_o[31:16] <= mem_i[rd_addr][15:0];
|
2023-02-14 15:39:24 +00:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
always @(posedge wr_clk_i) begin
|
|
|
|
if (wr_en_i) begin
|
2024-04-09 10:15:15 +00:00
|
|
|
mem_q[wr_addr] <= wr_data_i[15:0];
|
|
|
|
mem_i[wr_addr] <= wr_data_i[31:16];
|
2023-02-14 15:39:24 +00:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
reg [DATA_WIDTH-1:0] mem_i[(1<<ADDR_WIDTH)-1:0];
|
|
|
|
reg [DATA_WIDTH-1:0] mem_q[(1<<ADDR_WIDTH)-1:0];
|
2021-07-07 18:53:01 +00:00
|
|
|
|
2021-09-03 20:17:44 +00:00
|
|
|
endmodule
|